B2313 V3.1 PCB Specifications

(1) Board Layers: 8

(2) Layer stack order:
Layer1 (File1): Top component layer (Signal_1)
Layer2 (File2): Power plane (VCC2)
Layer3 (File3): Power plane (VCC), (2oz copper)
Layer4 (File4): Power plane (GROUND), (2oz copper)
Layer5 (File5): Inner signal layer (Signal_3)
Layer6 (File6): Inner signal layer (Signal_4)
Layer7 (File7): Power plane (VEE)
Layer8 (File8): Bottom component layer (Signal_2)

(3) Apply solder mask over bare copper on both side:
File9: Top solder mask (solder_mask_1)
File10: Bottom solder mask (solder_mask_2)

(4) Apply silkscreen on both side:
File11: Top silkscreen (Silkscreen_1)
File12: Bottom silkscreen (Silkscreen_2)

(5) Material: FR4 with Tg > 170°C
(6) Board thickness: 0.062" +/- 0.010"
(7) All layers are equal thickness.
(8) Layer2 (VCC) and Layer3 (GROUND) use 2oz copper before plating.
    other layers use 1oz copper before plating.
(9) All dimensions are in inches unless otherwise noted.

(10) PCB fabrication meets IPC-6012: Class 2
(11) Bow and Twist: Not exceed 0.75%, Test methods meet IPC-TM-650, L=100mm

(12) Contact person:
FUNKUN TANG
The University of Chicago
Tel: 773-702-7801
Fax: 773-702-2971

UNIVERSITY OF CHICAGO
ELECTRONICS DEVELOPMENT GROUP

TITLE
B2313 Specification Drawing

SCH# B2312 V3.1
SPO# B2313 V3.1
AS# B2314 V3.1

SHEET 1 OF 1
DATE DEC. 1999
DRAWN TANG
REV 3.1